#### **Logic and Computer Design Fundamentals**

# Chapter 6 – Registers and Register Transfers

Part 3 – Control of Register Transfers

Ming Cai cm@zju.edu.cn College of Computer Science and Technology, Zhejiang University

#### **Overview**

- Part 1 Registers, Microoperations and **Implementations**
- Part 2 Counters, register cells, buses, & serial operations
  - **Microoperations on single register (continued)** 
    - Counters
  - Serial transfers and microoperations
  - Register cell design
- Part 3 Control of Register Transfers

#### Serial Transfers and Microoperations

- A digital system is said to operate in a serial mode when information in the system is transferred or manipulated one bit at a time.
- Serial transfer method is in contrast to parallel transfer, in which all the bits of the register are transferred at the same time.



Serial data transfer by UART



Serial data transfer by USB 2.0

## **Serial Transfers and Microoperations** (continued)

- Serial Transfers
  - Used for "narrow" transfer paths
- Example 1: Telephone or cable line
  - Serial-to-Parallel conversion at destination
  - Parallel-to-Serial conversion at source



# **Serial Transfers and Microoperations** (continued)

- Example 2: Initialization and capture of the contents of many flip-flops for test purposes
  - Add shift function to all flip-flops and form large shift register
  - Use shifting for simultaneous initialization and capture operations



#### Parallel and Serial Operation Example



parallel 2's complementer



#### **Serial Microoperations**

- Serial microoperations
  - Example: Addition



- By using two shift registers for operands, a full adder, and a flip flop (for the carry), we can add two numbers serially, starting at the least significant bit.
- Serial addition is a low cost way to add large numbers of operands, since a "tree" of full adder cells can be made to any depth, and each new level doubles the number of operands.
- Other operations can be performed serially as well, such as parity generation/checking or more complex error-check codes.

#### Serial Adder

The circuit shown uses two shift registers for operands A(3:0)and B(3:0). In

A full adder, and one more flip flop (for the carry) is used to compute the sum.

The result is stored in the A register and the final carry in the flip-flop

With the operands and the Control not shown) result in shift registers, a tree of full adders can be used to add a large number of operands. Used as a common digital signal processing technique.

#### **Digital System with Multiple Clock Domains**



**Appendix A: Signal Transfer across the Clock Boundary** 

#### **Overview**

- Part 1 Registers, Microoperations and **Implementations**
- Part 2 Counters, register cells, buses, & serial operations
  - **Microoperations on single register (continued)** 
    - Counters
  - Serial transfers and microoperations
  - Register cell design
- Part 3 Control of Register Transfers

#### Register Cell



- We can connect iterative combinational circuits to flipflops to form sequential circuits.
- A single-bit cell of an iterative combinational circuit, connected to a flip-flop that provides the output, forms a two-state sequential circuit called a register cell.
- We can design an n-bit register with one or more associated microoperations by designing a register cell and making n copies of it.

#### Register Cell Design

- Assume that a register consists of identical cells
- Then register design can be approached as follows:
  - Design representative cell for the register
  - Connect copies of the cell together to form the register
  - Applying appropriate "boundary conditions" to cells that need to be different and contract if appropriate
- Register cell design is the first step of the above process
- Two design approaches
  - Sequential Circuit Design Approach
  - Multiplexer Approach

#### **Register Cell Specifications**

- A register
- Data inputs to the register
- Control input combinations to the register
  - Example 1: Not encoded
    - Control inputs: Load, Shift, Add
    - At most, one of Load, Shift, Add is 1 for any clock cycle (0,0,0), (1,0,0), (0,1,0), (0,0,1)
  - Example 2: Encoded
    - Control inputs: S1, S0
    - All possible binary combinations on S1, S0 (0,0), (0,1), (1,0), (1,1)
- **Register function**

#### **Register Cell Specifications** (continued)

- A set of register functions (typically specified as register transfers)
  - Example:

Load:  $A \leftarrow B$ 

Shift:  $A \leftarrow \operatorname{sr} B$ 

Add:  $A \leftarrow A + B$ 

- Register cell specification example:
  - Control inputs: Load, Shift, Add
  - A hold state: if all control inputs are 0, hold the current register state
  - Data input: B, sr B, A + B, A

#### Multiplexer Approach

Uses an n-input multiplexer with a variety of transfer sources and functions



#### Multiplexer Approach

- Load enable by OR of control signals  $K_0, K_1, ... K_{n-1}$ 
  - assumes no load for 00...0
- Use:
  - Encoder + Multiplexer (shown) or
  - n x 2 AND-OR

to select sources and/or transfer functions



#### **Example 1: Register Cell Design**

- Register A (m-bits) Specification:
  - Data input: B
  - Control inputs (CX, CY)
  - Control input combinations (0,0), (0,1) (1,0)
  - Register transfers:
  - CX:  $A \leftarrow B \lor A$
  - CY :  $A \leftarrow B \oplus A$
  - Hold state: (0,0)
- Two design approaches
  - Multiplexer Approach
  - Sequential Circuit Design Approach

- Multiplexer Approach
- Load Control Load = CX + CY
- Since all control combinations appear as if encoded (0,0), (0,1), (1,0) can use multiplexer without encoder:

$$\begin{array}{l} \text{control} \\ \text{signal} \end{array} \begin{cases} S1 = CX \\ S0 = CY \end{cases} \\ \text{data input} \begin{cases} D0 = A_i \\ D1 = A_i \leftarrow B_i \lor A_i \\ D2 = A_i \leftarrow B_i \bigoplus A_i \end{cases} & \text{CX} = 1 \\ CY = 1 \end{cases}$$

Note that the decoder part of the 3-input multiplexer can be shared between bits if desired

## Sequential Circuit Design Approach

- Find a state diagram or state table
  - Note that there are only two states with the state assignment equal to the register cell output value
- Use the design procedure in Chapter 4 to complete the cell design
- For optimization:
  - Use K-maps for up to 4 to 6 variables
  - Otherwise, use computer-aided or manual optimization

#### State Table:

|       |                | Hold                        | Ai ∨ Bi            |           | Ai ⊕ Bi            |                            |         |
|-------|----------------|-----------------------------|--------------------|-----------|--------------------|----------------------------|---------|
| state |                | $\mathbf{C}\mathbf{X} = 0$  | CX = 1             | CX = 1    | $\mathbf{CX} = 0$  | $\mathbf{C}\mathbf{X} = 0$ | h       |
|       | $\mathbf{A_i}$ | $\mathbf{CY} = 0$           | CY = 0             | CY = 0    | CY = 1             | CY = 1                     | - input |
|       |                | $\mathbf{B_i} = \mathbf{x}$ | $\mathbf{B_i} = 0$ | $B_i = 1$ | $\mathbf{B_i} = 0$ | $B_i = 1$                  | J       |
|       | 0              | 0                           | 0                  | 1         | 0                  | 1                          |         |
|       | 1              | 1                           | 1                  | 1         | 1                  | 0                          |         |

- Four variables give a total of 16 state table entries
- By using:
  - Combinations of variable names and values
  - Don't care conditions (for CX = CY = 1)

only 12 entries are required to represent the 16 entries

K-map - Use variable ordering CX, CY, A<sub>i</sub> B<sub>i</sub> and assume a D flip-flop



The resulting SOP equation:  $D_i = CX B_i + CY A_i B_i + A_i B_i + CY A_i$ 

Using factoring and DeMorgan's law:

$$\mathbf{D_i} = \mathbf{CX} \ \mathbf{B_i} + \overline{\mathbf{A_i}} \ (\mathbf{CY} \ \mathbf{B_i}) + \mathbf{A_i} (\overline{\mathbf{CY}} \ \overline{\mathbf{B_i}}) 
\mathbf{D_i} = \mathbf{CX} \ \mathbf{B_i} + \mathbf{A_i} \oplus (\mathbf{CY} \ \mathbf{B_i})$$

The gate input cost per cell = 2 + 8 + 2 + 2 = 14

The gate input cost per cell for the multiplexer approach is:

> Per cell: 19 **Shared decoder logic: 8**

- Cost gain by sequential design > 5 per cell
- Also, no Enable on the flip-flop makes it cost less

#### **Overview**

- Part 1 Registers, Microoperations and **Implementations**
- Part 2 Counters, Register Cells, Buses, & Serial **Operations**
- Part 3 Control of Register Transfers
  - Introduction to register transfer systems
  - Register transfer system design procedure
  - A design example
  - Microprogrammed control

#### **Introduction: Digital System Design Method**

- Three essential elements
  - Set of registers: mostly in Datapath with some in Control Unit
  - Basic operation (microoperation): Register transfers performed on registers
  - Control: that supervises the sequencing of the register transfers



#### Register Transfer System Design Procedure

- Write a detailed system specification.
- Determine all data, control and status input signals, all data, control and status output signals, and registers of the datapath and control unit.
- Find a state machine diagram for the system including register transfers for the datapath and control unit as outputs.
- Determine all internal control and status signals. Use these signals to separate output conditions and actions, including register transfers, from the state machine diagram flow and represent them in tabular form.

## Register Transfer System Design Procedure (continued)

- Draw a block diagram of the datapath including all control and status inputs and outputs. Draw a block diagram of the control if it includes register transfer hardware.
- Design any specialized register transfer logic as needed for the datapath and the control.
- Design the control unit logic.
- Verify the correct operation of the combined datapath and control unit. If verification fails, debug the system and verify the changed system.

#### **Design Example – DASHWATCH - Specs**

- Very Inexpensive Stop Watch for "dash" runners
- Times intervals to at most 99.99 seconds (RESET)
- Inputs: START, STOP, CSS (compare and store shortest), RESET
- The START button resets a timer to 0 and then starts the timer, and the STOP button stops the timer and the latest dash time is displayed on the 4 digit BCD LCD
- Output: 4 digit BCD LCD with decimal point
- Registers: 4-digit BCD Counter and 16-bit Parallel Load Register



SD (Shortest Dash)

16-Bit Parallel Load Register

#### **DASHWATCH Inputs, Outputs, and Registers**

|                             | Symbol                                                             | Function                                                                                                                                                                                                                                                                                                                                                | Туре                                                                                                                               |  |
|-----------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|
| Button START STOP CSS RESET |                                                                    | Initialize timer to 0 and start timer Stop timer and display timer Compare, store, and display shortest dash time Set shortest value to 10011001                                                                                                                                                                                                        | Control input Control input Control input Control input                                                                            |  |
| LCD-                        | B <sub>1</sub> B <sub>0</sub> DP B <sub>-1</sub> B <sub>-2</sub> B | Digit 1 data vector a, b, c, d, e, f, g to display Digit 0 data vector a, b, c, d, e, f, g to display Decimal point to display (= 1) Digit -1 data vector a, b, c, d, e, f, g to display Digit -2 data vector a, b, c, d, e, f, g to display The 29-bit display input vector (B <sub>1</sub> , B <sub>0</sub> , DP, B <sub>-1</sub> , B <sub>-2</sub> ) | Data output vector Data output Data output Data output Data output vector Data output vector Data output vector Data output vector |  |
| Register                    | TM<br>SD                                                           | 4-Digit BCD counter Parallel load register                                                                                                                                                                                                                                                                                                              | 16-Bit register<br>16-Bit register                                                                                                 |  |

## DASHWATCH State Machine Diagram with Register Transfer Outputs



#### **State Machine Diagram Design**

- Specify only Moore outputs (no particular reason)
- S1: Reset state in this state, initialize SD to 1001100110011001 (99.99), the maximum possible dash time.
- S2: Because of Moore output spec, S1 cannot be used for this state since SD is not to be initialized again to 99.99 after having passed through states S4 or S7. TM is initialized to  $(0000)_{RCD}$  for next dash.
- S3: State during dash. Entered with START and exited with STOP. While in state, 1 (0.01 seconds) is added to TM for each clock pulse. (Clock frequency is 100 Hz), and DIS shows TM value.
- S4: Decision state whether to Compare, Store, and display Shortest dash time, or to continue to display TM. Also START begins new dash.
- S5: State for comparison of TM to SD.
- S6: State for loading TM into SD if TM is smaller.
- S7: State for START to begin new dash and display of SD as shortest dash time.

#### **DASHWATCH Output Control/Status Table**

| Action or Status                                   | Control<br>or<br>Status<br>Signals con | ntrol signal Meaning for Values 1 and 0                                  |
|----------------------------------------------------|----------------------------------------|--------------------------------------------------------------------------|
| $TM \leftarrow (0000)_{BCD}$                       | RSTM                                   | 1: Reset TM to 0 (synchronous reset)<br>0: No reset of TM                |
| $TM \leftarrow (TM + 1)_{BCD}$                     | ENTM                                   | 1: BCD count up TM by 1, 0: hold TM value                                |
| $SD \leftarrow (9999)_{BCD}$<br>$SD \leftarrow TM$ | UPDATE                                 | 0: Select 1001100110011001 for loading SD<br>1: Select TM for loading SD |
| 3D ← IM                                            | LSR                                    | 1: Enable load SD, 0: disable load SD                                    |
| DIS = TM<br>DIS = SD                               | DS                                     | 0: Select TM for DIS<br>1: Select SD for DIS                             |
| TM < SD<br>TM ≥ SD                                 | ALTB                                   | 1:TM less than SD<br>0:TM greater than or equal to SD                    |

#### **Determination of Internal Control/Status Signals**

- **■ TM Timer** 
  - Reset to 0000: RSTM
  - Enable to Count Up: ENTM
- SD Shortest Dash
  - Load SD: LSR = 1;
  - Select input 9999: UPDATE = 0
  - Select input TM: UPDATE = 1
- DIS Display  $(B_1, B_0, DP, B_{-1}, B_{-2})$ 
  - Select input TM: DS = 0
  - Select input SD: DS = 1
- Compare TM and SD (Status)
  - TM < SD: ALTB = 1
  - TM  $\geq$  SD: ALTB = 0

#### **DASHWATCH Datapath**



#### **DASHWATCH – Datapath Development**

- TM: 4-digit BCD Counter with Synchronous Reset
  - Based on previous BCD adder digit design
  - synchronous reset SRST added
  - **SRST** = **RSTM**
  - C0 (Incoming carry) = ENTM
- A < B Comparator
  - Compares TM to SD
  - Designed as left-to-right iterative cell array with output C0
- SD: Standard 16-bit parallel load register
  - LOAD = LSR
  - Contracted standard 2-way, 16-bit multiplexer used to select between 9999<sub>BCD</sub> and TM as parallel load input D
  - S = UPDATE

## DASHWATCH – Datapath Development – **Display Logic**

- 2-way 16-bit multiplexer
  - Selects between TM and SD
  - $\cdot$  S = DS
- 4-digit BCD-to-7 Segment Converter
  - Uses previous design
- 4-digit 7-Segment Display with Decimal Point
  - 2-digit fractional part
  - **Decimal Point control = DP**
  - DP = 1

## DASHWATCH – SMD with Control Signal Outputs Replacing Register Transfers



## **DASHWATCH – FF Input Equations**

- One-Hot State Assignment 7 bits
- State S1 entered only by using asynchronous RESET

$$D_{S1} = S1(t+1) = 0$$

$$D_{S2} = S2(t+1) = S1 + S2 \cdot \overline{START} + S4 \cdot \overline{CSS} \cdot START + S7 \cdot START$$

$$D_{S3} = S3(t+1) = S2 \cdot START + S3 \cdot \overline{STOP}$$

$$D_{S4} = S4(t+1) = S3 \cdot STOP + S4 \cdot \overline{CSS} \cdot \overline{START}$$

$$D_{S5} = S5(t+1) = S4 \cdot CSS$$

$$D_{S6} = S5 \cdot ALTB$$

$$D_{S7} = S7(t+1) = S5 \cdot \overline{ALTB} + S6 + S7 \cdot \overline{START}$$

## **DASHWATCH – Output Equations**

$$LSR = S1 + S6$$

$$RSTM = S2$$

$$ENTM = S3$$

$$UPDATE = S6$$

$$DS = S7$$



#### **Programmable and Non-Programmable Systems**

- Non-programmable System: Specific system
  - the control unit does not deal with fetching and executing instructions.
  - There is no PC or similar register in such a system.
  - Instead, the control unit determines the operations to be performed and the sequence of those operations, based on its inputs and the status bits from the datapath.
- Programmable System: General system
  - A portion of the input consists of a sequence of instructions called a program.
  - Typically stored in a memory and addressed by a program counter.
  - The Control Unit is responsible for fetching and executing these instructions.

# **Microprogrammed Control**



## Microprogrammed Control (continued)

- Microprogrammed Control a control unit with binary control values stored as words in memory.
- Microinstructions words in the control memory.
- Microprogram a sequence of microinstructions.
- Control Memory RAM or ROM memory holding the microinstructions.
- Writeable Control Memory RAM Memory into which microinstructions may be written

## Microprogrammed Control (continued)



## Microprogrammed Control (continued)



## **Assignments**

#### **Reading:**

**6-7, 6-9, 6-10** 

#### **Problem assignment:**

**6-23** 

#### **Appendix A: Signal Transfer across the Clock Boundary**

Passing data from one clock domain to another clock domain is difficult and error-prone task.



#### Two Flip-Flop Synchronizer



- Gray Encoding
  - While passing multiple bits of the data or control signals it is essential to use the gray encoding technique.
  - Gray encoding is guaranteed to sample the one-bit change across the clocking boundary.



- MUX Synchronizer
  - Use the pair of the data and control signals while sending the information across clock domain.



MUX Synchronizer example



- Two scenarios of clock domain crossing
  - Synchronizing slow signals into fast clock domain Using "open-loop" synchronizers without acknowledgement.
  - Synchronizing fast signals into slow clock domain
    - ➤ Using pulse stretcher ("open-loop" synchronizers)
    - > Using "closed-loop" synchronizers with acknowledgement.



- Handshaking Mechanism synchronizer with feedback acknowledge
  - One or more than one handshake signals are required while passing the data from one of the clock domains to another clock.



- FIFO (First in First Out) Synchronizer
  - FIFO memory buffers can be used as a synchronizer to pass the data between multiple clock domains.

